Analysis of Barrier Height and Carrier Concentration of MOS Capacitor Using C-f and G/ω-f Measurements

A. TATAROĞLU1,♠, G.G. GÜVEN1, S. YILMAZ1, A. BÜYÜKBAŞ1

1Physics Department, Faculty of Sciences, Gazi University, 06500, Teknikokullar, Ankara, TURKEY

Received: 04/04/2014 Revised: 07/06/2014 Accepted:15/06/2014

ABSTRACT
Capacitance (C) and conductance (G/ω) measurements of MOS capacitor with Si3N4 dielectric deposited on Si have been investigated in the frequency range of 1 kHz to 1 MHz at room temperature. The experimental results indicate that the values of the measured C and G/ω decrease with the increasing frequency. The 1/C2-V curves are linear in the wide voltage region for each frequency. This linearity of the curves is attributed to the uniformity of the donor concentration in the depletion region. Also, the barrier height (Φb) and carrier (donor) concentration (Nd) were obtained from C-V characteristics. The values of the Φb and Nd decrease with the increasing frequency.

Keywords: MOS capacitor; C-f and G/ω-f characteristics; Barrier height; Donor concentration

1. INTRODUCTION
The metal-oxide-semiconductor (MOS) capacitors can be produced by coating an oxide layer upon the metal/semiconductor interface. With regard to the dielectric property of the oxide layer coated between the metal and the semiconductor, MOS capacitors are analogous to parallel-plate capacitors [1-8]. In studies conducted so far, the oxide layers of various types, such as SiO2, Si3N4, SnO2, TiO2, have been used between the metal and the semiconductor [6-8]. In real MOS capacitors, the localized interface states exist at the semiconductor-insulator interface and the device behavior is different from an ideal case due to the presence of these localized interface states. The localized electronic states associated with the surface region were called "surface states". The reason for their existence is the interruption of the periodic lattice structure at the surface, surface preparation, formation of insulating layer and impurity concentration of semiconductor [1,2,9,10]. The interface states usually cause a bias shift and frequency dispersion in the capacitance-voltage (C-V) and conductance-voltage (G/ω-V) curves [9-11]. The performance of MOS capacitors is greatly influenced by the interface state density (Nss). Consequently, the Nss is an important parameter for evaluating the quality of a MOS structure. [3,12]. In addition, series resistance (Rs) is an important parameter, which causes changes in the electrical characteristics of MOS capacitors [1,2,9,13].

The purpose of this paper is to determine the electrical parameters such as the diffusion potential (Vd), donor concentration (Nd), Fermi energy level (Ef) and barrier height (Φb) by using the capacitance-voltage (C-V) and conductance-voltage (G/ω-V) measurements.

♠Corresponding author, e-mail: ademt@gazi.edu.tr
2. EXPERIMENTAL DETAIL

Au/Si₃N₄/n-Si (MOS) capacitor was fabricated on phosphorus doped (n-type) single crystal Si substrates each with a 2" diameter, 300µm thickness, (100) orientation, and 0.5 Ω.cm resistivity. For the fabrication process, the n-Si substrate was chemically cleaned using conventional method and then chemically etched and finally quenched in deionized water. Prior to each cleaning step, the Si substrate was rinsed thoroughly in deionized water of resistivity of 18 MΩ.cm using an ultrasonic bath. After cleaning and etching steps, the Si substrate was mounted on a stainless steel sputtering holder that was heated optically and loaded into a radio frequency (RF) magnetron sputtering system. The Si substrate was heated up to 400°C in 1x10⁻⁸ mbar high vacuum and sputter cleaned in pure argon ambient to ensure the removal of any residual organic substance. Then, the silicon nitride (Si₃N₄) film was deposited on n-Si using high purity (99.999%) silicon nitride target. Also, the film was deposited at a constant pressure of 3x10⁻³ mbar and a constant substrate temperature of 200°C.

The ohmic and rectifier contacts were formed using a thermal evaporation system. The ohmic back contacts were formed by the deposition of high-purity Au (99.999%) with a thickness of ~2000 Å at 450°C, under 10⁻⁷ mbar vacuum and the sample was annealed at 400°C to achieve good ohmic contact behaviour. After that, circular dot shaped rectifier front contacts with 1 mm diameter and ~2000 Å thickness were formed by the deposition of high-purity Au onto Si₃N₄ thin film at 50°C. Finally, Au/Si₃N₄/n-Si capacitor was fabricated for the electrical measurement.

The capacitance-voltage (C-V) and conductance-voltage (G/ω-V) measurements were carried out by using a HP 4192A LF impedance analyzer (5 Hz to 13 MHz). A low-distortion oscillator generated the ac signal with the amplitude attenuated to 50 mVrms to meet the small signal requirement for the capacitor. All measurements were carried out with the help of a microcomputer through an IEEE-488 ac/dc converter card.

3. RESULTS AND DISCUSSION

The capacitance and conductance measurements were performed over a frequency range of 1 kHz-1 MHz at room temperature. Fig. 1(a) and (b) show the C-f and G/ω-f characteristics of the MOS capacitor. As shown in Figs. 1(a) and (b), the C and G/ω has displayed a decreasing trend with increasing frequency in the frequency range of 1 kHz-1 MHz.

As the frequency is increased, the capacitance decreases to the same limit, as the charges on the defects no longer have time to rearrange in response to the applied voltage [14-18]. The series resistance (Rₛ) seems to be the most important parameter that causes the electrical characteristics of MOS capacitors to be non-ideal [1]. There are several methods to extract the series resistance of MOS capacitors in literature [19-22]. In this study we have used the conductance method developed by Nicollian and Goetzberger [19,20]. The measured impedance (Zma) of MOS capacitor using the parallel RC circuit [1,2,23] is equivalent to the total circuit impedance as

\[ Z_{ma} = \frac{1}{G_{ma} + j\omega C_{ma}} \]  (1)

Comparing the real and imaginary part of the impedance, the series resistance is given by

\[ R_s = \frac{G_{ma}}{G_{ma}^2 + (\omega C_{ma})^2} \]  (2)

The series resistance of the MOS capacitor is calculated according to Eq. (2) and shown in Fig. 2. From Fig. 2, it is clearly seen that the Rₛ decreases with increase in frequency.
This frequency dependence of $R_s$ is the result of frequency-dependent charges such as interface charge, fixed oxide charge, oxide-trapped charge and mobile oxide charge. Also, the trap charges have enough energy to escape from the traps located between metal and semiconductor interface in the Si band gap.

The analysis of the C-V characteristics has been achieved from the reverse bias $C^{-2}$-V characteristics of the MOS capacitor. In these structures the depletion layer capacitance is given as follows [1,2,6,24-26].

$$ C^{-2} = \frac{2(V_0 + V)}{\varepsilon_s \varepsilon_0 q A^2 N_D} \quad (3) $$

$$ \frac{d(C^{-2})}{dV} = \frac{2}{\varepsilon_s \varepsilon_0 q A^2 N_D} \quad (4) $$

where $A$ is the area of the structure ($7.85 \times 10^{-3}$ cm$^2$), $\varepsilon_s$ is the dielectric constant of semiconductor (11.9$\varepsilon_0$, for Si), $\varepsilon_0$ is the dielectric constant of vacuum ($8.85 \times 10^{-14}$ F/cm), $N_D$ is equivalent to the free electron concentration when all shallow donor levels are ionized, $q$ is the electronic charge, $V$ is the applied bias and $V_0$ is the intercept of $C^{-2}$-V plot with the $V$ axis and is given by

$$ V_0 = V_D - \frac{k_B T}{q} \quad (5) $$

where $V_D$ is the diffusion potential, $T$ is the absolute temperature and $k_B$ is the Boltzmann’s constant. The value of the barrier height ($\Phi_B$) can be calculated by the following well-known equation, using the C-V measurements,

$$ \Phi_B(C-V) = V_0 + E_F - \Delta \Phi_B = V_0 + \left( \frac{k_B T}{q} \right) \ln \left( \frac{N_C}{N_D} \right) - \Delta \Phi_B \quad (6) $$

where $E_F$ is the energy difference between the bulk Fermi level and conductance band edge, $N_C$ is the effective density of states in the conduction band, which is $N_c = 2.8 \times 10^{19}$ cm$^{-3}$ for n-Si at room temperature and $\Delta \Phi_B$ is the image force barrier lowering and can be obtained from the well-known relationship in Refs. [2,6,18,24-32].

Fig. 3 shows the reverse bias $C^{-2}$-V characteristics of the MOS capacitor in the frequency range between 30 kHz and 1 MHz at room temperature. In Fig. 3, it is clear that the intercept of the $C^{-2}$-V characteristics changes with increasing frequency.
Fig. 3. The reverse bias $C^2-V$ characteristics of the MOS capacitor at different frequencies.

It is seen that the $C^2-V$ plots are linear in the wide voltage region for each frequency. This linearity of the curve is attributed to the uniformity of the donor concentration in the depletion region, indicating the interface states cannot follow ac signal at high frequencies [2]. At the high frequencies, the values of the capacitance are only space charge capacitance. However, at low frequencies the non-linearity of $C^2-V$ plots can be explained on the basis of assumption that some of interface states can easily follow the applied ac signal and yield an excess capacitance, which depends on frequency [1,2,16,24].

From the reverse bias C-V measurements, the barrier height ($\Phi_B$) was calculated at different frequencies using the intercept voltage $V_o$ of the $C^2-V$ plots and was given in Table 1. As shown in Table 1, in the frequency range of 30 kHz-1 MHz, the C-V measurements are revealed that the values of barrier height ($\Phi_B$) change from 0.95 to 0.76 eV and the donor concentration from $3.93 \times 10^{15}$ to $3.04 \times 10^{15}$ cm$^{-3}$. The decrease in barrier height with increasing frequency is due to a decrease in $V_o$.

Table 1: Electrical parameters of MOS capacitor obtained from $C^2-V$ plot.

<table>
<thead>
<tr>
<th>Frequency (kHz)</th>
<th>$V_o$ (V)</th>
<th>$V_D$ (eV)</th>
<th>$N_D$ (x10$^{15}$cm$^{-3}$)</th>
<th>$W_D$ (x10$^5$cm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>0.71</td>
<td>0.74</td>
<td>3.93</td>
<td>4.98</td>
</tr>
<tr>
<td>50</td>
<td>0.68</td>
<td>0.71</td>
<td>3.71</td>
<td>5.02</td>
</tr>
<tr>
<td>70</td>
<td>0.65</td>
<td>0.68</td>
<td>3.66</td>
<td>4.94</td>
</tr>
<tr>
<td>100</td>
<td>0.64</td>
<td>0.67</td>
<td>3.57</td>
<td>4.95</td>
</tr>
<tr>
<td>200</td>
<td>0.61</td>
<td>0.64</td>
<td>3.40</td>
<td>4.96</td>
</tr>
<tr>
<td>300</td>
<td>0.59</td>
<td>0.61</td>
<td>3.30</td>
<td>4.94</td>
</tr>
<tr>
<td>500</td>
<td>0.57</td>
<td>0.59</td>
<td>3.23</td>
<td>4.92</td>
</tr>
<tr>
<td>700</td>
<td>0.54</td>
<td>0.56</td>
<td>3.13</td>
<td>4.87</td>
</tr>
<tr>
<td>1000</td>
<td>0.52</td>
<td>0.54</td>
<td>3.04</td>
<td>4.84</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Frequency (kHz)</th>
<th>$E_F$ (eV)</th>
<th>$\Delta \Phi_B$ (meV)</th>
<th>$\Phi_B$ (eV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>0.230</td>
<td>18.95</td>
<td>0.95</td>
</tr>
<tr>
<td>50</td>
<td>0.231</td>
<td>18.50</td>
<td>0.92</td>
</tr>
<tr>
<td>70</td>
<td>0.231</td>
<td>18.23</td>
<td>0.89</td>
</tr>
<tr>
<td>100</td>
<td>0.232</td>
<td>18.03</td>
<td>0.88</td>
</tr>
<tr>
<td>200</td>
<td>0.233</td>
<td>17.61</td>
<td>0.85</td>
</tr>
<tr>
<td>300</td>
<td>0.234</td>
<td>17.31</td>
<td>0.83</td>
</tr>
<tr>
<td>500</td>
<td>0.235</td>
<td>17.10</td>
<td>0.81</td>
</tr>
<tr>
<td>700</td>
<td>0.235</td>
<td>16.74</td>
<td>0.78</td>
</tr>
<tr>
<td>1000</td>
<td>0.236</td>
<td>16.45</td>
<td>0.76</td>
</tr>
</tbody>
</table>
The depletion layer width \( W_D \) being deduced from the experimental C-V measurements is given by \([1,2]\)

\[
W_D = \sqrt{\frac{2\varepsilon_s\psi_s}{qN_D}}
\]  

(7)

where \( \psi_s \) is the surface potential.

Fig. 4(a) and (b) shows plots of donor concentration \( (N_D) \) and the surface potential \( (\psi_s) \) versus frequency obtained from the slope of the linear plot of \( C^{-2} \)-\( V \) curves. As shown in Fig. 4(b), the \( \psi_s \) decreases with increasing frequency. As shown in Fig. 4(a), the \( N_D \) values decrease with increasing frequency. This behavior of \( N_D \) can be explained by whether the interface state charges contribute to the capacitor capacitance or the charge at the interface states can follow an ac signal due to various kinds of states with different lifetimes \([33-38]\). If the capacitance measurements are made at sufficiently high frequencies, the interface state charges cannot contribute to the MOS capacitance. This will occur when the time constant is too long to permit the charge to move in and out of the interface states in response to an applied signal.

Fig. 4. (a) Donor concentration \( (N_D) \) and (b) surface potential \( (\psi_s) \) plots obtained from \( C^{-2} \)-\( V \) curves.
4. CONCLUSION

In this study, the electrical parameters of Au/Si₃N₄/n-Si (MOS) capacitor such as N_D, E_F, Ф_B, V_D and ψ_s have been calculated from frequency dependent C²-V characteristics. The C²-V curves are linear for each frequency. Experimental results show that the Ф_B and N_D decrease with the increasing frequency. In conclusion, the C-V and G/ω-V characteristics of MOS capacitor have been controlled by the interfacial oxide layer, interface states and series resistance which are responsible for the non-ideal behavior of electrical characteristics.

CONFLICT OF INTEREST

No conflict of interest is declared by the authors.

REFERENCES

